Part Number Hot Search : 
AP4565M A4231 IRHF7430 LTC3530 NTE746 EV2101CA ST7LITE2 PTN3501
Product Description
Full Text Search
 

To Download BTS5662E Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Data Sheet, Rev. 1.0, Jan. 2008
SPOC - BTS5662E
SPI Power Controller
Automotive Power
SPOC - BTS5662E
Table of Contents
Table of Contents
1 2 2.1 3 3.1 3.2 4 4.1 4.2 5 5.1 5.2 5.3 5.4 6 6.1 6.2 6.3 6.4 6.5 7 7.1 7.2 7.3 7.4 7.5 7.6 7.7 7.8 8 8.1 8.2 8.3 8.4 8.5 9 9.1 9.2 9.3 9.4 9.5 9.6 10 11 12 Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 Terms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 Pin Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 Pin Assignment SPOC - BTS5662E . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 Pin Definitions and Functions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 Absolute Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 Thermal Resistance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Power Supply . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Power Supply Modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Command Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Power Stages . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Output ON-State Resistance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Input Circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Power Stage Output . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Command Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Protection Functions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Over Load Protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Over Temperature Protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Reverse Polarity Protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Over Voltage Protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Loss of Ground . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Loss of VBB . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Command Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Diagnosis . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Diagnosis Word at SPI . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Load Current Sense Diagnosis . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Switch Bypass Diagnosis . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Command Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Serial Peripheral Interface (SPI) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . SPI Signal Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Daisy Chain Capability . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Timing Diagrams . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . SPI Protocol . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Register Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 11 12 13 14 15 15 15 16 18 20 21 21 22 23 24 24 24 25 26 27 28 29 31 32 34 36 36 37 38 38 40 41
Application Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 Package Outlines SPOC - BTS5662E . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 Revision History . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44 2 Rev. 1.0, 2008-01-22
Data Sheet
SPI Power Controller for Advanced Light Control
SPOC - BTS5662E
1
Features * * * * * * * * *
Overview
8 bit serial peripheral interface (daisy chain capable SPI) for control and diagnosis CMOS compatible parallel input pins for each channel provide direct PWM operation Selectable AND- / OR-combination for parallel inputs (PWM control) Very low stand-by current Enhanced electromagnetic compatibility (EMC) Stable behavior at under voltage Device ground independent from load ground Green Product (RoHS-Compliant) AEC Qualified
PG-DSO-36-36
Description The SPOC - BTS5662E is a six channel high-side smart power switch in PG-DSO-36-36 package providing embedded protective functions. It is specially designed to control standard exterior lighting in automotive applications. It is designed to drive lamps up to 3*27W + 2*10W + 5W. Product Summary Operating Voltage Power Switch Logic Supply Voltage Over Voltage Protection Maximum Stand-By Current at 25 C Maximum On-state Resistance at Tj = 150 C channel 0, 1, 2 channel 3, 4 channel 5 SPI Access Frequency
VBB VDD VBB(AZ,min) IBB(OFF) RDS(ON,max)
5.5 ... 28 V 3.8 ... 5.5 V 40 V 3 A 100 m 260 m 460 m
fSCLK(max)
2 MHz
Type SPOC - BTS5662E Data Sheet
Package PG-DSO-36-36 3
Marking BTS5662E Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Overview Configuration and status diagnosis are done via SPI. An 8 bit serial peripheral interface (SPI) is used. The SPI can be used in daisy chain configuration. The device provides a current sense signal per channel that is multiplexed to the diagnosis pin IS. It can be enabled and disabled via SPI commands. An over load and over temperature flag is provided in the SPI diagnosis word. A multiplexed switch bypass monitor provides short-circuit to VBB diagnosis. The SPOC - BTS5662E provides a fail-safe feature via a limp home input pin. The power transistors are built by N-channel vertical power MOSFETs with charge pumps. The device is monolithically integrated in SMART technology. Protective Functions * * * * * * * * Reverse battery protection with external components Short circuit protection Overload protection Multi step current limitation Thermal shutdown with latch and dynamic temperature sensor Overvoltage protection Loss of ground protection Electrostatic discharge protection (ESD)
Diagnostic Functions * * * * * Multiplexed proportional load current sense signal (IS) Enable function for current sense signal configurable via SPI High accuracy of current sense signal at wide load current range Feedback on over temperature and over load via SPI Multiplexed switch bypass monitor provides short circuit to VBB detection
Application Specific Functions * Fail-safe activation via LHI pin and control via input pins
Applications * * * High-side power switch for 12 V grounded loads in automotive applications Especially designed for standard exterior lighting like tail light, brake light, parking light, license plate light, indicators Replaces electromechanical relays, fuses and discrete circuits
Data Sheet
4
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Block Diagram
2
Block Diagram
VBB VD D pow er s upply
tem perature s ens or driv er logic gate c ontrol & c harge pum p load c urrent s ens e
IN 0 IN 1 IN 2 IN 3 IN 4 IN 5 ESD protec tion
c lam p for induc tiv e load
load c urrent lim itation
OU T 5
5
OU T 4 OU T 3 OU T 2 OU T 1 OU T 0
4 23 channel 0 1
IS LH I CS SC LK SO SI
c urrent s ens e m ultiplex er lim p hom e c ontrol
s w itc h by pas s m onitor PW M c ontrol
SPI
GN D
Figure 1
Block Diagram SPOC - BTS5662E
Data Sheet
5
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Block Diagram
2.1
Terms
The following figure shows all terms used in this data sheet.
VBB IIN 0 VIN 0 VIN 1 V IN 2 VIN 3 V IN 4 VIN 5 I L2 ID D V DD VSO V SI VC S V SC LK VIS VL H I ISO I SI SI I CS CS ISC L K SCLK I IS IS ILH I LHI GND IGN D OUT5 VO U T5 I L5 VD S 5 OUT4 V O U T4 I L4 V D S4 VDD SO I L3 OUT3 V O U T3 V D S3 OUT2 V OU T2 VD S 2 IIN 1 IIN 2 IN2 IIN 3 IN3 IIN 4 IIN 5 IN4 IN5 OUT1 I L1 V D S1 V O U T1 OUT0 VOU T0 I L0 VD S 0 IN0 IN1 IBB VBB
Figure 2
Terms
In all tables of electrical characteristics is valid: Channel related symbols without channel number are valid for each channel separately (e.g. VDS specification is valid for VDS0 ... VDS5). All SPI register bits are marked as follows: ADDR.PARAMETER (e.g. HWCR.CTL). In SPI register description, the values in bold letters (e.g. 0) are default values.
Data Sheet
6
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Pin Configuration
3
3.1
Pin Configuration
Pin Assignment SPOC - BTS5662E
Figure 3
Pin Configuration PG-DSO-36-36
Data Sheet
7
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Pin Configuration
3.2
Pin
Pin Definitions and Functions
Symbol VBB VDD GND IN0 IN1 IN2 IN3 IN4 IN5 OUT0 OUT1 OUT2 OUT3 OUT4
2)
I/O - - - I I I I I I O O O O O O I I I O O I -
Function Positive power supply for high-side power switch Logic supply (5 V) Ground connection Input signal of channel 0 Input signal of channel 1 Input signal of channel 2 Input signal of channel 3 Input signal of channel 4 Input signal of channel 5 Protected high-side power output of channel 0 Protected high-side power output of channel 1 Protected high-side power output of channel 2 Protected high-side power output of channel 3 Protected high-side power output of channel 4 Protected high-side power output of channel 5 Chip select of SPI interface (low active), Integrated pull up Serial clock of SPI interface Serial input of SPI interface Serial output of SPI interface Diagnosis output signal Limp home activation signal; Active high not connected, internally not bonded
Power Supply Pins 19, 36, 37 1) 2 1 7 8 9 10 11 12 Power Output Pins 32, 33, 34 2) 29, 30, 31 22, 23, 24 27, 28 2) 25, 26
2) 2) 2)
Parallel Input Pins (integrated pull-down, leave unused input pins unconnected)
16, 17, 18 6 5 4 3 14 13
OUT5 CS SCLK SI SO IS LHI n.c.
SPI & Diagnosis Pins
Limp Home Pin (integrated pull-down, leave unused limp home pin unconnected) Not connected Pin 15, 20, 21, 35
1) The exposed pad (pin 37) has to be connected to the power supply with a low impedance connection. The exposed pad must be connected with a low thermal resistance. 2) All outputs pins of each channel have to be connected.
Data Sheet
8
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Electrical Characteristics
4
4.1
Electrical Characteristics
Absolute Maximum Ratings
Absolute Maximum Ratings 1)
Tj = -40 C to +150 C; all voltages with respect to ground
(unless otherwise specified) Pos. Parameter Symbol Limit Values min. Supply Voltage 4.1.1 4.1.2 4.1.3 4.1.4 Power supply voltage Logic supply voltage Reverse polarity voltage according Figure 23 Supply voltage for full short circuit protection (single pulse) (Tj(0) = -40 C ... 150 C) Voltage at power transistor Supply voltage for load dump protection Current through ground pin Current through VDD pin Load current max. 28 5.5 16 20 V V V
V
Unit Conditions
VBB VDD
-Vbat(rev)
-0.3 -0.3 - 0
- -
VBB(SC)
Tj(Start) = 25 C t 2 min. 2) RECU = 20m RCable= 16m/m LCable= 1H/m l = 0 or 5m 3)
-
4.1.5 4.1.6 4.1.7 4.1.8 4.1.9
VDS VBB(LD) IGND IDD IL IIS VIN IIN
- - -100 -25
-IL(LIM)
40 40 25 12
V V
RI = 2 4) t = 400ms mA t 2 min. mA t 2 min.
A
5)
Power Stages
IL(LIM)
10 8.0 0.75 2.0 5.7 0.75 2.0 5.7 0.75 2.0 5.7 0.75 2.0 0.75 2.0 8.0
Diagnosis Pin 4.1.10 Current through sense pin IS Input Pins 4.1.11 Voltage at input pins 4.1.12 Current through input pins SPI Pins 4.1.13 Voltage at chip select pin 4.1.14 Current through chip select pin 4.1.15 Voltage at serial input pin 4.1.16 Current through serial input pin 4.1.17 Voltage at serial clock pin 4.1.18 Current through serial clock pin 4.1.19 Current through serial output pin SO Limp Home Pin 4.1.20 Voltage at limp home input pin Data Sheet 9 -0.3 -0.75 -2.0 -0.3 -0.75 -2.0 -0.3 -0.75 -2.0 -0.3 -0.75 -2.0 -0.75 -2.0 -0.3 V - mA - -10 mA t 2 min.
t 2 min.
V -
VCS ICS VSI ISI VSCLK ISCLK ISO
mA -
t 2 min.
V - mA -
t 2 min.
V - mA -
t 2 min.
mA -
t 2 min.
V - Rev. 1.0, 2008-01-22
VLHI
SPOC - BTS5662E
Electrical Characteristics Absolute Maximum Ratings (cont'd)1)
Tj = -40 C to +150 C; all voltages with respect to ground (unless otherwise specified)
Pos. Parameter Symbol Limit Values min. 4.1.21 Current through limp home input pin Temperatures 4.1.22 Junction temperature 4.1.23 Dynamic temperature increase while switching 4.1.24 Storage temperature ESD Susceptibility 4.1.25 ESD resistivity OUT pins vs. VBB other pins incl. OUT vs. GND max. 0.75 2.0 150 60 150 mA - -0.75 -2.0 -40 - -55 Unit Conditions
ILHI
t 2 min.
C K C kV - - - HBM 6) - -
Tj
Tj
Tstg VESD
-4 -2
4 2
1) Not subject to production test, specified by design. 2) Device mounted on a FR4 2s2p board according to Jedec JESD51-2,-5,-7 at natural convection; The product (chip+package) was simulated on a 76.4 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70m Cu, 2 x 35m Cu). Where applicable, a thermal via array under the package contacted the first inner copper layer. 3) In accordance to AEC Q100-012 and AEC Q101-006. 4) RI is the internal resistance of the load dump pulse generator. 5) Current limitation is a protection feature. Operation in current limitation is considered as "outside" normal operating range. Protection features are not designed for continuous repetitive operation. 6) ESD resistivity, HBM according to EIA/JESD 22-A 114B (1.5k, 100pF).
Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.
4.2
Pos. 4.2.1 4.2.2
Thermal Resistance
Parameter Junction to Case
1) 1)
Symbol Min.
Limit Values Typ. - 22 Max. 2 - - -
Unit K/W K/W
Conditions -
2)
Junction to Ambient
RthJC RthJA
1) Not subject to production test, specified by design. 2) Device mounted on a FR4 2s2p board according to Jedec JESD51-2,-5,-7 at natural convection; The product (chip+package) was simulated on a 76.4 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70m Cu, 2 x 35m Cu). Where applicable, a thermal via array under the package contacted the first inner copper layer.
Data Sheet
10
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Power Supply
5
Power Supply
The SPOC - BTS5662E is supplied by two supply voltages VBB and VDD. The VBB supply line is used by the power switches. The VDD supply line is used by the SPI related circuitry and for driving the SO line. A capacitor between pins VDD and GND is recommended as shown in Figure 23. There is a power-on reset function implemented for the VDD logic power supply. After start-up of the logic power supply, all SPI registers are reset to their default values. The SPI interface including daisy chain function is active as soon as VDD is provided in the specified range independent of VBB. The first SPI transmission after a reset contains at pin SO the read information from register OUT, the transmission error bit TER is set.
5.1
Power Supply Modes
The following table shows all possible power supply modes for VBB, VDD and the pin LHI. Power Supply Modes Off Off SPI on Reset Off Limp Home mode without SPI 13.5 V 0V 5V reset - - - Normal operation 13.5 V 5V 0V -
2) 3)
Limp Home mode with SPI 1) 13.5 V 5V 5V reset - - 4)
VBB VDD
LHI PROFET operating Limp home SPI (logic) Stand-by current Idle current Diagnosis
1) 2) 3) 4)
0V 0V 0V - - - - - -
0V 0V 5V - - - - - -
0V 5V 0V - - - - -
0V 5V 5V - - reset - - -
13.5 V 0V 0V
-
- reset - -
SPI read only. When DCR.MUX = 111b . When all channels are in OFF-state and DCR.MUX!= 111b. Current sense disabled in limp home mode.
Stand-by mode is entered as soon as the current sense multiplexer (DCR.MUX) is in default (stand-by) position 1). Additionally, all thermal latches are cleared automatically. As soon as stand-by mode is entered, register HWCR.STB is set. To wake-up the device, the current sense multiplexer (DCR.MUX) is programmed different to default (stand-by) position. Idle mode parameters are valid, when all channels are switched off, but the current sense multiplexer is not in default position, and VDD supply is available. Limp home (LHI = high) will wake-up the device and is working without VDD supply. As a result, all channels can be activated via the dedicated input pins.
1) Not affected by the inputs state
Data Sheet
11
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Power Supply
5.2
Reset
There are several reset triggers implemented in the device. They reset the SPI registers and errors flags to their default values. The power stages are not affected by the reset signals. The first SPI transmission after any kind of reset contains at pin SO the read information from register OUT, the transmission error bit TER is set. Power-On Reset The power-on reset is released, when VDD voltage level is higher than VDD(min). The SPI interface can be accessed after wake up time tWU(PO). Reset Command There is a reset command available to reset all register bits of the register bank and the diagnosis registers. As soon as HWCR.RST = 1, a reset is triggered equivalent to power-on reset. The SPI interface can be accessed after transfer delay time tCS(td). Limp Home Mode In Limp Home mode, the SPI write-registers are reset. Output OUTx will follow the input INx configuration only. For application example see Figure 23. The SPI interface is operating normally, so the limp home register bit LHI as well as the error flags can be read, but any write command will be ignored. To activate the Limp Home mode, LHI input pin voltage must be higher than VLHI(H).
Data Sheet
12
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Power Supply
5.3
Electrical Characteristics
Electrical Characteristics Power Supply Unless otherwise specified: VBB = 9 V to 16 V, VDD = 3.8 V to 5.5 V, Tj = -40 C to +150 C typical values: VBB = 13.5 V, VDD = 4.3 V, Tj = 25 C Pos. Parameter 5.3.1 Operating voltage power switch Symbol 5.5 Limit Values min. typ. - max. 281) V A - - - 5.3.3 Idle current for whole device with loads, all channels off. 5.3.4 Logic supply voltage 5.3.5 Logic supply current 5.3.6 Logic idle current 0.5 - - 3 - 55 20 3 3 58 8 5.5 120 50 mA V A A - Unit Test Conditions
VBB 5.3.2 Stand-by current for whole device with loads IBB(STB)
IBB(idle) VDD IDD IDD(idle)
- 3.8 - -
VDD = 0 V VLHI = 0 V Tj = 25 C Tj 85 C 1) Tj = 150 C VDD = 5 V
DCR.MUX = 110B -
VCS = 0 V fSCLK = 0 Hz VCS = VDD fSCLK = 0 Hz
Chip in Standby
5.3.7 Operating current for whole device LHI Input Characteristics 5.3.8 L-input level at pin LHI 5.3.9 H-input level at pin LHI 5.3.10 L-input current through pin LHI 5.3.11 H-input current through pin LHI
1) Not subject to production test, specified by design.
IGND VLHI(L) VLHI(H) ILHI(L) ILHI(H)
- -0.3 2.6 3 7
12 - - - 30
25 1.0 5.5 85 85
mA V V A A
fSCLK = 0 Hz
- -
VLHI = 0.4 V VLHI = 5 V
Note: Characteristics show the deviation of parameter at the given supply voltage and junction temperature. Typical values show the typical parameters expected from manufacturing at VBB = 13.5 V, VDD = 4.3 V and Tj = 25 C.
Data Sheet
13
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Power Supply
5.4
Command Description
HWCR Hardware Configuration Register
W/R1) read write 1) RB1) 1 1 1 1 ADDR1) 0 0 3 0 0 2 X 0 1 STB RST 0 CTL CTL
W/R Write/Read, RB Register Bank, ADDR Address
Field RST
Bits 1
Type w
Description Reset Command 0 Normal operation 1 Execute reset command Stand-by 0 Device is awake 1 Device is in stand-by mode
STB
1
r
Data Sheet
14
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Power Stages
6
Power Stages
The high-side power stages are built by N-channel vertical power MOSFETs (DMOS) with charge pumps. There are six channels implemented in the device. Each channel can be switched on via an input pin or via SPI register OUT.
6.1
Output ON-State Resistance
The on-state resistance RDS(ON) depends on the supply voltage VBB as well as on the junction temperature Tj. Figure 4 shows those dependencies. The behavior in reverse polarity mode is described in Section 12.
V BB = 13.5 V
400 350 300 Channel 0, 1, 2 Channel 3, 4 Channel 5 400 350 300 Channel 0, 1, 2 Channel 3, 4 Channel 5
T j = 25 C
R DS(ON) [m]
250 200 150 100 50 0 -50
R DS(ON) [m]
50 100 150
250 200 150 100 50 0
0
T j [C]
0
5
10
V BB [V]
15
20
25
30
Figure 4
Typical On-State Resistance
6.2
Input Circuit
There are two ways of using the input pins in combination with the OUT register by programming the HWCR.PWM parameter. * * PCR.PWM = 0: A channel is switched on either by the according OUT register bit or the input pin. PCR.PWM = 1: A channel is switched on by the according OUT register bit only, when the input pin is high. In this configuration, a PWM signal can be given to the input pin and the channel is activated by the SPI register OUT.
Figure 5 shows the complete input switch matrix.
Data Sheet
15
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Power Stages
OUT5 IN0 I IN 0
OUT4
OUT3
OUT2
OUT1
OUT0
OR
&
OR
Gate Driver 0
IN1 I IN 1
OR
&
Gate Driver 1
IN2 I IN 2
OR
&
Gate Driver 2
IN3 I IN 3
OR
&
Gate Driver 3
IN4 I IN 4
OR
&
Gate Driver 4
IN5 I IN 5 PWM
&
Gate Driver 5
InputM atrix_6.em f
Figure 5
Input Switch Matrix
The current sink to ground ensures that the input signal is low in case of an open input pin. The zener diode protects the input circuit against ESD pulses.
6.3
Power Stage Output
The power stages are built to be used in high side configuration (Figure 6).
VBB
VDS V BB
OUT GND VOUT
Output.emf
Figure 6
Power Stage Output
Data Sheet
16
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Power Stages The power DMOS switches with a dedicated slope, which is optimized in terms of EMC emission.
IN / OUTx tON VOUT
90% 70% 70%
t OFF tdelay(OFF)
t
tdelay(ON)
30% 10%
dV / dtON
dV / dtOFF
30%
t
SwitchOn.emf
Figure 7
Switching a Load (resistive)
When switching off inductive loads with high-side switches, the voltage VOUT drops below ground potential, because the inductance intends to continue driving the current. To prevent avalanche of the device, there is a voltage clamp mechanism implemented which limits that negative output voltage to a certain level (VDS(CL)). See Figure 6 for details. The maximum allowed load inductance is limited.
Data Sheet
17
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Power Stages
6.4
Electrical Characteristics
Electrical Characteristics Power Stages Unless otherwise specified: VBB = 9 V to 16 V, Tj = -40 C to +150 C typical values: VBB = 13.5 V, Tj = 25 C Pos. Parameter Output Characteristics 6.4.1 On-State Resistance channel 0, 1, 2 channel 3, 4 channel 5 6.4.2 Output voltage drop limitation at small load VDS(NL) currents channel 0, 1, 2 channel 3, 4, 5 6.4.3 Output clamp 6.4.4 Output leakage current per channel channel 0, 1, 2 channel 3, 4 channel 5 6.4.5 Inverse current capability per channel channel 0, 1, 2 channel 3, 4 channel 5 Input Characteristics 6.4.6 L-input level 6.4.7 H-input level 6.4.8 L-input current 6.4.9 H-input current - - 25 25 47 - - 54 V A - - - - - - 0.1 - 0.1 - 0.1 - 2.5 1.0 0.5 - - 25 40 10 40 8 40 8 40 A - - - - - - 1.0 5.5 75 75 V V A A Symbol Limit Values min. typ. max. Unit Test Conditions
RDS(ON)
- - - - - - 50 85 110 200 200 350 - 100 - 260 - 460
m
1)
Tj = 25 C / IL = 2.6 A Tj = 150 C / IL = 2.6 A 1) Tj = 25 C / IL = 1.3 A Tj = 150 C / IL = 1.3 A 1) Tj = 25 C / IL = 0.6 A Tj = 150 C / IL = 0.6 A
mV
VDS(CL) IL(OFF)
40
IL = 35 mA IL = 35 mA IL = 20 mA 2) VIN = 0 V or floating
OUT.OUTn = 0 stand-by idle stand-by idle stand-by idle
3)
-IL(IC)
- - - - -
VIN(L) VIN(H) IIN(L) IIN(H)
-0.3 2.6 3 10
VIN = 0.4 V VIN = 5 V
Data Sheet
18
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Power Stages Electrical Characteristics Power Stages (cont'd) Unless otherwise specified: VBB = 9 V to 16 V, Tj = -40 C to +150 C typical values: VBB = 13.5 V, Tj = 25 C Pos. Parameter Timings 6.4.10 Turn-ON delay to tdelay(ON) 10% VBB (Logical propagation delay from input INx to output OUTx) channel 0, 1, 2 channel 3, 4 channel 5 6.4.11 Turn-OFF delay to tdelay(OFF) 90% VBB (Logical propagation delay from input INx to output OUTx) channel 0, 1, 2 channel 3, 4 channel 5 6.4.12 Turn-ON time to 90% VBB channel 0, 1, 2 channel 3, 4 channel 5 6.4.13 Turn-OFF time to 10% VBB channel 0, 1, 2 channel 3, 4 channel 5 6.4.14 Turn-ON slew rate 30% to 70% VBB channel 0, 1, 2 channel 3, 4 channel 5 6.4.15 Turn-OFF slew rate 70% to 30% VBB channel 0, 1, 2 channel 3, 4 channel 5 -dV/ dtOFF 0.1 0.1 0.1 0.2 0.5 0.45 0.9 0.45 0.9 dV/ dtON 0.1 0.1 0.1 0.2 0.5 - - - 50 30 40 - - - s - - - - - - 250 150 170 s - - - - - - 290 150 170 - - - 35 20 30 - - - s s Symbol Limit Values min. typ. max. Unit Test Conditions
VBB = 13.5 V 1)
RL = 6.8 RL = 18 RL = 33 VBB = 13.5 V 1)
tON
RL = 6.8 RL = 18 RL = 33 VBB = 13.5 V RL = 6.8 RL = 18 RL = 33 VBB = 13.5 V
tOFF
RL = 6.8 RL = 18 RL = 33 V/s VBB = 13.5 V RL = 6.8 RL = 18 RL = 33 V/s VBB = 13.5 V RL = 6.8 RL = 18 RL = 33
0.45 0.9 0.45 0.9
1) Not subject to production test, specified by design. 2) The voltage increase until the current is reached. 3) Not subject to production test, specified by design. In case of inverse current (VOUT > VBB), the error flag ERR in the standard diagnosis of the affected channel is cleared (valid for channel 0, 1, 2, 3, 4). The inverse current capability in ON-state and OFF-state is defined for Tj < Tj(SC) and channel remains in same state (ON-state or OFF-state). Other channels can be affected (e.g. OUT latch due to junction temperature increase).
Data Sheet
19
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Power Stages
6.5
Command Description
OUT Output Configuration Registers
W/R read/write RB 0 5 OUT5 4 OUT4 3 OUT3 2 OUT2 1 OUT1 0 OUT0
Field OUTn n = 5 to 0
Bits n
Type rw
Description Set Output Mode for Channel n 0 Channel n is switched off 1 Channel n is switched on
PCR PWM Register
W/R read / write RB 1 0 ADDR 1 3 PWM 2 X 1 X 0 X
Field PWM
Bits 3
Type rw
Description PWM Configuration 0 Input signal OR-combined with according OUT register bit 1 Input signal AND-combined with according OUT register bit
Data Sheet
20
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Protection Functions
7
Protection Functions
The device provides embedded protective functions, which are designed to prevent IC destruction under fault conditions described in this data sheet. Fault conditions are considered as "outside" normal operating range. Protective functions are neither designed for continuous nor for repetitive operation.
7.1
Over Load Protection
The load current IL is limited by the device itself in case of over load or short circuit to ground. There are multiple steps of current limitation which are selected automatically depending on the voltage VDS across the power DMOS. Please note that the voltage at the OUT pin is VBB - VDS. Please refer to following figures for details.
IL 25 20 15 10 5 5 10 15 20 25 VDS
CurrentLimitation012.emf
Figure 8
Current Limitation Channels 0, 1, 2 (minimum values)
IL 8 6 4 2 5 10 15 20 25 V DS
CurrentLimitation34 .emf
Figure 9
Current Limitation Channels 3, 4 (minimum values)
IL 4 3 2 1 5 10 15 20 25 V DS
CurrentLimitation5 .emf
Figure 10
Current Limitation Channels 5 (minimum values)
Current limitation to the value IL(LIM) is realized by increasing the resistance of the output channel, which leads to rapid temperature rise inside.
Data Sheet
21
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Protection Functions
7.2
Over Temperature Protection
Each channel has its own temperature sensor. If the temperature at the channel exceeds the thermal shutdown temperature Tj(SC), the channel will switch off and latch to prevent destruction (also in case of VDD = 0V). In order to reactivate the channel, the temperature at the output must drop by at least the thermal hysteresis Tj and the over temperature latch must be cleared by SPI command HWCR.CTL = 1. All over temperature latches are cleared by SPI command HWCR.CTL = 1.
IN / OUTx IL I L(LIM) t
t IIS t ERR CTL = 1 t
OverLoad.emf
Figure 11
Shut Down by Over Temperature
Additionally, channels 0, 1, 2, 3, 4 have their own dynamic temperature sensors. The dynamic temperature sensor improves short circuit robustness by limiting sudden increases in the junction temperature. The dynamic temperature sensor turns off the channel if its sudden temperature increase exceeds the dynamic temperature sensor threshold Tj(SW). Please refer to the following figure for details.
Data Sheet
22
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Protection Functions
IN / OUTx
t IL IL(LIM)
t Tj Tj(SC) T jSW TjSW TjSW
t
IIS
t
ERR
CTL = 1
t
deltaT.emf
Figure 12
Dynamic Temperature Sensor Operations
The ERR-flag will be set during dynamic temperature sensor shut down. It can be reset by reading the ERR-flag. If the channel is still in dynamic temperature sensor shut down, the ERR-flag will be set again.
7.3
Reverse Polarity Protection
In reverse polarity mode, power dissipation is caused by the intrinsic body diode of each DMOS channel as well as each ESD diode of the logic pins. The reverse current through the channels has to be limited by the connected loads. The current through the ground pin, sense pin IS, the logic power supply pin VDD, the SPI pins and the limp home input pin has to be limited as well (please refer to the maximum ratings listed on Page 9). Note: No protection mechanism like temperature protection or current limitation is active during reverse polarity. Data Sheet 23 Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Protection Functions
7.4
Over Voltage Protection
In addition to the output clamp for inductive loads as described in Section 6.3, there is a clamp mechanism available for over voltage protection. The current through the ground connection has to be limited during over voltage. Please note that in case of over voltage the pin GND might have a high voltage offset to the module ground.
7.5
Loss of Ground
In case of complete loss of the device ground connections, but connected load ground, the SPOC - BTS5662E securely changes to or stays in off-state.
7.6
Loss of VBB
In case of loss of VBB connection in on-state, all inductances of the loads have to be demagnetized through the ground connection or through an additional path from VBB to ground. When a diode is used in the ground path for reverse polarity reason, the ground connection is not available for demagnetization. Then for example, a resistor can be placed in parallel to the diode or a suppressor diode can be used between VBB and GND.
Data Sheet
24
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Protection Functions
7.7
Electrical Characteristics
Electrical Characteristics Protection Functions Unless otherwise specified: VBB = 9 V to 16 V, Tj = -40 C to +150 C typical values: VBB = 13.5 V, Tj = 25 C Pos. Parameter Over Load Protection 7.7.1 Load current limitation channel 0, 1, 2 channel 3, 4 channel 5 Over Temperature Protection 7.7.2 Thermal shut down temperature 7.7.3 Thermal hysteresis 7.7.4 Dynamic temperature increase limitation while switching Over Voltage 7.7.5 Overvoltage protection Symbol Limit Values min. typ. max. A 24 8 4 - - - 170 7 60 40 18 7 190 - - C K K
VDS = 7 V
1) 1)
Unit Test Conditions
IL(LIM)
-
2) 2) 2)
Tj(SC)
Tj Tjsw
150 - -
VBB(AZ)
40
47
54
V
Ibb = 4 mA
1) For Tj = 150 C, not subject to production test. Device will shutdown due to the maximum junction temperature sensor. 2) Not subject to production test, specified by design.
Data Sheet
25
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Protection Functions
7.8
Command Description
HWCR Hardware Configuration Register
W/R write RB 1 1 ADDR 0 3 0 2 0 1 RST 0 CTL
Field CTL
Bits 0
Type rw
Description Clear Thermal Latch 0 Thermal latches are untouched 1 Command: Clear all thermal latches
Data Sheet
26
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Diagnosis
8
Diagnosis
For diagnosis purpose, the SPOC - BTS5662E provides a current sense signal at pin IS and the diagnosis word via SPI. There is a current sense multiplexer implemented that is controlled via SPI. The sense signal can also be disabled by SPI command. A switch bypass monitor allows to detect a short circuit between the output pin and the battery voltage. Please refer to Figure 13 for details.
VBB
IIS 0
latch gate control
OR
tem perature sensor
T
load current lim itation
OUT5 OUT4 OUT3 OUT2 OUT1 OUT0 channel 0
load current sense
latch ERR0
DCR.MUX
V BB VD S(SB ) DCR. SBM
current sense m ultiplexer IS R IS
Diagnosis_6.em f
Figure 13
Block diagram: Diagnosis
Data Sheet
27
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Diagnosis For diagnosis feedback at different operation modes, please see Table 1. Table 1 Operation Modes 1) Input Level Output OUT.OUTn Level VOUT L/0 (OFF-state) GND GND Z Current Sense IIS Z Z Z Z Z
IL / kILIS
Operation Mode Normal Operation (OFF) Short Circuit to GND Thermal shut down Short Circuit to VBB Open Load Normal Operation (ON) Current Limitation Short Circuit to GND Dynamic Temperature Sensor shut down Thermal shut down Short Circuit to VBB Open Load
Error Flag ERRn2) 0 0 0 0 0 0 1 1 1 1 0 0
3) 3)
DCR. SBM 1 1 x 0 x 0 x 1 x x 0 0
VBB
Z H/1 (ON-state)
~VBB
< VBB ~GND Z Z
Z Z Z Z < IL / kILIS Z
VBB VBB
1) L = low level, H = high level, Z = high impedance, potential depends on leakage currents and external circuit. x = undefined. 2) The error flags are latched until they are transmitted in the standard diagnosis word via SPI. 3) The over temperature flag is set latched (in OFF states also) and can be cleared by SPI command HWCR.CTL.
8.1
Diagnosis Word at SPI
The standard diagnosis at the SPI interface provides information about each channel. The error flags, an OR combination of the over temperature flags and the over load monitoring signals are provided in the SPI standard diagnosis bits ERRn. The over load monitoring signals are latched in the error flags and cleared each time the standard diagnosis is transmitted via SPI. In detail, they are cleared between the second and third raising edge of the SCLK signal. The over temperature flags, which cause an overheated channel to latch off, are latched directly at the gate control block. The latches are cleared by SPI command HWCR.CTL. Please note: The over temperature information is latched twice. When transmitting a clear thermal latch command (HWCR.CTL), the error flag is cleared during command transmission of the next SPI frame and ready for latching after the third raising edge of the SCLK signal. As a result, the first standard diagnosis information after a CTL command will indicate a failure mode at the previously affected channels although the thermal latches have been cleared already. In case of continuous over load, the error flags are set again immediately because of the over load monitoring signal.
Data Sheet
28
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Diagnosis
8.2
Load Current Sense Diagnosis
There is a current sense signal available at pin IS which provides a current proportional to the load current of one selected channel. The selection is done by a multiplexer which is configured via SPI. Current Sense Signal The current sense signal (ratio kILIS = IL / IS) is provided as long as no failure mode occurs. Usually a resistor RIS is connected to the current sense pin. It is recommended to use resistors 2.5 k < RIS < 7 k. A typical value is 3.3 k.
5000 4500 4000 Normalized kilis value 3500 3000 2500 2000 1500 1000 500 0 0 1 2 3 4 Load current / Proportion of ILnom0,1,2 5
kilis bulb max kilis bulb min kilis bulb typ
Figure 14
Current Sense Ratio kILIS Channel 0, 1, 2 1)
Data Sheet
29
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Diagnosis
4000 3500 3000 Normalized kilis value 2500 2000 1500 1000 500 0 0 0,5 1 1,5 Load current / Proportion of ILnom 2 2,5 kilis bulb max kilis bulb typ kilis bulb min
Figure 15
Current Sense Ratio kILIS Channel 3, 41)
2000 1800 1600 Normalized kilis value 1400 1200 1000 800 600 400 200 0 0 0,2 0,4 0,6 0,8 Load current / Proportion of ILnom 1 1,2
kilis bulb max kilis bulb typ kilis bulb min
Figure 16
Current Sense Ratio kILIS Channel 5 1)
1) The curves show the behavior based on characterization data. The marked points are guaranteed in this Data Sheet in Section 8.4 (Position 8.4.1).
Data Sheet
30
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Diagnosis In case of over current as well as over temperature, the current sense signal of the affected channel is switched off. To distinguish between over temperature and over load, the SPI diagnosis word can be used. Whereas the over load flag is cleared every time the diagnosis is transmitted, the over temperature flag is cleared by a dedicated SPI command (HWCR.CTL). Details about timings between the current sense signal IIS and the output voltage VOUT and the load current IL can be found in Figure 17.
IN
OFF
ON tON
OFF tOFF t
V OUT
t IL
IIS
ts IS (ON)
t s IS (LC)
t dIS (OFF)
t
t
SenseTiming.emf
Figure 17
Timing of Current Sense Signal
Current Sense Multiplexer There is a current sense multiplexer implemented in the SPOC - BTS5662E that routes the sense current of the selected channel to the diagnosis pin IS. The channel is selected via SPI register DCR.MUX. The sense current also can be disabled by SPI register DCR.MUX. For details on timing of the current sense multiplexer, please refer to Figure 18.
CS DCR.MUX 110 IIS
000 tsIS (E N)
001 ts IS (MUX )
110 t dIS (MUX ) t
t
MuxTiming.emf
Figure 18
Timing of Current Sense Multiplexer
8.3
Switch Bypass Diagnosis
To detect short circuit to VBB, there is a switch bypass monitor implemented. In case of short circuit between the output pin OUT and VBB in ON-state, the current will flow through the power transistor as well as through the short circuit (bypass) with undefined ratio. As a result, the current sense signal will show lower values than expected by the load current. In OFF-state, the output voltage will stay close to VBB potential which means a small VDS. The switch bypass monitor compares the voltage VDS across the power transistor of that channel which is selected by the current sense multiplexer (DCR.MUX) with threshold VDS(SB). The result of comparison can be read in SPI register DCR.SBM.
Data Sheet
31
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Diagnosis
8.4
Electrical Characteristics
Unless otherwise specified: VBB = 9 V to 16 V, Tj = -40 C to +150 C typical values: VBB = 13.5 V, Tj = 25 C Pos. Parameter Load Current Sense 8.4.1 Current sense ratio channel 0, 1, 2: 0.600 A 1.3 A 2.6 A 4.0 A channel 3, 4: 0.020 A 0.050 A 0.150 A 0.300 A 0.600 A 1.3 A 2.0 A channel 5: 0.020 A 0.050 A 0.150 A 0.300 A 0.600 A 1.0 A 8.4.2 Current sense voltage limitation 330 530 600 620 670 680 800 800 780 770 770 770 1300 1100 980 930 880 860 1.1VDD V - - - - - - 800 1000 1200 1250 1250 1350 1370 1800 1800 1700 1600 1550 1550 1550 2750 2400 2200 1950 1850 1750 1730 - - - - - - - 2450 2450 2700 2700 3100 3100 3100 3100 3900 3700 3500 3500 - - - - Symbol min. Limit Values typ. max. Unit Test Conditions
kILIS
VIS(LIM)
0.9VDD VDD
IIS = 1 mA
Data Sheet
32
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Diagnosis Unless otherwise specified: VBB = 9 V to 16 V, Tj = -40 C to +150 C typical values: VBB = 13.5 V, Tj = 25 C Pos. Parameter 8.4.3 Current sense leakage / offset current 8.4.4 Current sense leakage, while diagnosis disabled Symbol min. Limit Values typ. - - max. 1 1 A A s - - - - - - - 300 180 180 25 s s - - - - - - - 30 30 30 25 s - - Unit Test Conditions
IIS(en) IIS(dis)
IL = 0 DCR.MUX = 000B
DCR.MUX = 110B
8.4.5 Current sense settling time after channel tsIS(ON) activation channel 0, 1, 2 channel 3, 4 channel 5 8.4.6 Current sense desettling time after channel deactivation
tdIS(OFF)
-
8.4.7 Current sense settling time after change tsIS(LC) of load current channel 0, 1, 2 channel 3, 4 channel 5 8.4.8 Current sense settling time after current sense activation 8.4.9 Current sense settling time after multiplexer channel change 8.4.10 Current sense deactivation time
VBB = 13.5 V RIS = 3.3 k RL = 6.8 RL = 18 RL = 33 VBB = 13.5 V 1) RIS = 3.3 k VBB = 13.5 V 1) RIS = 3.3 k IL = 2.6 A to 1.3 A IL = 1.3 A to 0.6 A IL = 0.6 A to 0.3 A RIS = 3.3 k
DCR.MUX: 110B -> 000B
tsIS(EN)
-
tsIS(MUX)
-
-
30
s
RIS = 3.3 k
DCR.MUX: 000B -> 001B
tdIS(MUX)
-
-
25
s
RIS = 3.3 k
DCR.MUX: 1) 001B -> 110B 0.7 - 2.5 V -
Switch Bypass Monitor 8.4.11 Switch bypass monitor threshold
1) Not subject to production test, specified by design.
VDS(SB)
Data Sheet
33
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Diagnosis
8.5
Command Description
DCR Diagnosis Control Register
W/R read write RB 1 1 1 1 ADDR 1 1 3 SBM 0 2 1 MUX MUX 0
Input Level OUT.OUTn L/0 (OFF-state)
Field MUX
Bits 2:0
Type rw
Description Set Current Sense Multiplexer Configuration 000 IS pin is high impedance 001 IS pin is high impedance 010 IS pin is high impedance 011 IS pin is high impedance 100 IS pin is high impedance 101 IS pin is high impedance 110 IS pin is high impedance 111 Stand-by mode (IS pin is high impedance) Switch Bypass Monitor1) 0 VDS < VDS(SB) 1 VDS > VDS(SB) Set Current Sense Multiplexer Configuration 000 current sense of channel 0 is routed to IS pin 001 current sense of channel 1 is routed to IS pin 010 current sense of channel 2 is routed to IS pin 011 current sense of channel 3 is routed to IS pin 100 current sense of channel 4 is routed to IS pin 101 current sense of channel 5 is routed to IS pin 110 IS pin is high impedance 111 Stand-by mode (IS pin is high impedance) Switch Bypass Monitor1) 0 VDS < VDS(SB) 1 VDS > VDS(SB)
SBM
3
r
H/1 (ON-state)
MUX
2:0
rw
SBM
3
r
1) Invalid in stand-by mode
Data Sheet
34
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Diagnosis
Standard Diagnosis
CS TER 7 0 6 LHI 5 ERR5 4 ERR4 3 ERR3 2 ERR2 1 ERR1 0 ERR0
Field ERRn n = 5 to 0
Bits n
Type r
Description Error flag Channel n 0 normal operation 1 failure mode occurred
Data Sheet
35
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Serial Peripheral Interface (SPI)
9
Serial Peripheral Interface (SPI)
The serial peripheral interface (SPI) is a full duplex synchronous serial slave interface, which uses four lines: SO, SI, SCLK and CS. Data is transferred by the lines SI and SO at the rate given by SCLK. The falling edge of CS indicates the beginning of an access. Data is sampled in on line SI at the falling edge of SCLK and shifted out on line SO at the rising edge of SCLK. Each access must be terminated by a rising edge of CS. A modulo 8 counter ensures that data is taken only, when a multiple of 8 bit has been transferred. The interface provides daisy chain capability.
SO SI CS SCLK
time
CS
MSB MSB
6 6
5 5
4 4
3 3
2 2
1 1
LSB LSB
SPI.emf
Figure 19
Serial Peripheral Interface
9.1
SPI Signal Description
CS - Chip Select: The system micro controller selects the SPOC - BTS5662E by means of the CS pin. Whenever the pin is in low state, data transfer can take place. When CS is in high state, any signals at the SCLK and SI pins are ignored and SO is forced into a high impedance state. CS High to Low transition: * * The requested information is transferred into the shift register. SO changes from high impedance state to high or low state depending on the logic OR combination between the transmission error flag (TER) and the signal level at pin SI. As a result, even in daisy chain configuration, a high signal indicates a faulty transmission. This information stays available to the first rising edge of SCLK.
CS Low to High transition: * Command decoding is only done, when after the falling edge of CS exactly a multiple (1, 2, 3, ...) of eight SCLK signals have been detected. In case of faulty transmission, the transmission error flag (TER) is set and the command is ignored. Data from shift register is transferred into the addressed register.
*
SCLK - Serial Clock: This input pin clocks the internal shift register. The serial input (SI) transfers data into the shift register on the falling edge of SCLK while the serial output (SO) shifts diagnostic information out on the rising edge of the serial clock. It is essential that the SCLK pin is in low state whenever chip select CS makes any transition. SI - Serial Input: Serial input data bits are shift-in at this pin, the most significant bit first. SI information is read on the falling edge of SCLK. The input data consists of two parts, control bits followed by data bits. Please refer to Section 9.5 for further information.
Data Sheet
36
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Serial Peripheral Interface (SPI) SO Serial Output: Data is shifted out serially at this pin, the most significant bit first. SO is in high impedance state until the CS pin goes to low state. New data will appear at the SO pin following the rising edge of SCLK. Please refer to Section 9.5 for further information.
9.2
Daisy Chain Capability
The SPI of SPOC - BTS5662E provides daisy chain capability. In this configuration several devices are activated by the same CS signal MCS. The SI line of one device is connected with the SO line of another device (see Figure 20), in order to build a chain. The ends of the chain are connected with the output and input of the master device, MO and MI respectively. The master device provides the master clock MCLK which is connected to the SCLK line of each device in the chain.
device 1
SI SO SI
device 2
SO SI
device 3
SO
MO
SPI
SPI
SPI
CS
CS
SCLK
SCLK
CS
MI MCS MCLK
Figure 20
Daisy Chain Configuration
In the SPI block of each device, there is one shift register where one bit from SI line is shifted in each SCLK. The bit shifted out occurs at the SO pin. After eight SCLK cycles, the data transfer for one device has been finished. In single chip configuration, the CS line must turn high to make the device accept the transferred data. In daisy chain configuration, the data shifted out at device 1 has been shifted in to device 2. When using three devices in daisy chain, three times eight bits have to be shifted through the devices. After that, the MCS line must turn high (see Figure 21).
MI MO MCS MCLK
time
SO device 3 SI device 3
SO device 2 SI device 2
SO device 1 SI device 1
SPI_DasyChain2.emf
Figure 21
Data Transfer in Daisy Chain Configuration
Data Sheet
37
Rev. 1.0, 2008-01-22
SCLK
SPI_DaisyChain .emf
SPOC - BTS5662E
Serial Peripheral Interface (SPI)
9.3
Timing Diagrams
tCS(lead) tCS(lag) tSCLK(P) tSCLK(H) tSCLK(L)
0.7Vdd 0.2Vdd
tCS(td)
0.7Vdd 0.2Vdd
CS
SCLK
tSI(su) tSI(h)
SI
tSO(en) tSO(v) tSO(dis)
0.7Vdd 0.2Vdd
SO
0.7Vdd 0.2Vdd SPI Timing.emf
Figure 22
Timing Diagram SPI Access
9.4
Electrical Characteristics
Unless otherwise specified: VBB = 9 V to 16 V, Tj = -40 C to +150 C, VDD = 3.8 V to 5.5 V typical values: VBB = 13.5 V, Tj = 25 C, VDD = 4.3 V Pos. Parameter Input Characteristics (CS, SCLK, SI) 9.4.1 L level of pin CS VCS(L) SCLK VSCLK(L) SI VSI(L) 9.4.2 H level of pin CS VCS(H) SCLK VSCLK(H) SI VSI(H) 9.4.3 L-input pull-up current at CS pin 9.4.4 H-input pull-up current at CS pin 9.4.5 L-input pull-down current at pin SCLK ISCLK(L) SI ISI(L) 9.4.6 H-input pull-down current at pin SCLK ISCLK(H) SI ISI(H) Output Characteristics (SO) 9.4.7 L level output voltage 10 10 0 30 30 - 75 75 0.5 V 3 3 - - 75 75 A 2.6 2.6 2.6 10 3 - - - 30 - 5.5 5.5 5.5 85 85 A A A -0.3 -0.3 -0.3 - - - 1.0 1.0 1.0 V V Symbol Limit Values min. typ. max. Unit Test Conditions
VDD = 4.3 V
- - -
VDD = 4.3 V
- - -
-ICS(L) -ICS(H)
VDD = 4.3 V
VCS = 0 V
VDD = 4.3 V
VCS = 2.6 V
VDD = 4.3 V
VSCLK = 0.4 V VSI = 0.4 V
VDD = 4.3 V
VSCLK = 4.3 V VSI = 4.3 V ISO = -0.5 mA
VSO(L)
Data Sheet
38
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Serial Peripheral Interface (SPI) Unless otherwise specified: VBB = 9 V to 16 V, Tj = -40 C to +150 C, VDD = 3.8 V to 5.5 V typical values: VBB = 13.5 V, Tj = 25 C, VDD = 4.3 V Pos. Parameter 9.4.8 H level output voltage 9.4.9 Output tristate leakage current Timings 9.4.10 Serial clock frequency 9.4.11 Serial clock period 9.4.12 Serial clock high time 9.4.13 Serial clock low time 9.4.14 Enable lead time (falling CS to rising SCLK) Symbol Limit Values min. typ. max.
VDD VDD - - 0.5 V
Unit V A MHz ns ns ns s s s ns ns s s ns
Test Conditions
ISO = 0.5 mA VDD = 4.3 V VCS =VDD
VSO(H) ISO(OFF) fSCLK tSCLK(P) tSCLK(H) tSCLK(L) tCS(lead)
-10 0 500 250 250 1 1 1 100 100 - - -
- - - - - - - - - - - - -
10 2 - - - - - - - - 1 1 250
- - - - - - - - -
CL = 20 pF 1) CL = 20 pF 1) CL = 20 pF 1)
9.4.15 Enable lag time (falling SCLK to rising tCS(lag) CS) 9.4.16 Transfer delay time (rising CS to falling CS) 9.4.17 Data setup time (required time SI to falling SCLK) 9.4.18 Data hold time (falling SCLK to SI) 9.4.19 Output enable time (falling CS to SO valid) 9.4.20 Output disable time (rising CS to SO tri-state)
tCS(td) tSI(su) tSI(h) tSO(en) tSO(dis)
9.4.21 Output data valid time with capacitive tSO(v) load
1) Not subject to production test, specified by design.
Data Sheet
39
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Serial Peripheral Interface (SPI)
9.5
SPI Protocol
CS1) 7 1 0 1 0 0 TER TER TER 0 1 1 6 0 0 1 1 x LHI 0 1 x ERR5 OUT5 5 OUT5 x ADDR ADDR x ERR4 OUT4 x x ERR3 OUT3 x x ERR2 OUT2
DATA
4 OUT4 x
3 OUT3 x
2 OUT2 x DATA
1 OUT1 x
0 OUT0 0
Write OUT Register SI SI SI SI SI SO SO SO Read OUT Register Write Configuration Register Read Configuration Register x x ERR1 OUT1 0 1 ERR0 OUT0 Read Standard Diagnosis Standard Diagnosis Second Frame of Read Command ADDR
1) The SO pin shows this information between CS hi -> lo and first SCLK lo -> hi transition.
Note: Reading a register needs two SPI frames. In the first frame the RD command is sent. In the second frame the output at SPI signal SO will contain the requested information. A new command can be executed in the second frame.
Field RB
Bits 6
Type rw
Description Register Bank 0 Read / write to the OUTx channel 1 Read / write to the other register Transmission Error 0 Previous transmission was successful (modulo 8 clocks received) 1 Previous transmission failed or first transmission after reset Output Control Register of Channel x 0 OFF 1 ON Address Pointer to register for read and write command Data Data written to or read from register selected by address ADDR Limp Home Enable 0 L-input signal at pin LHI 1 H-input signal at pin LHI Diagnosis of Channel x 0 No failure 1 Over temperature, over load or short circuit
TER
CS
r
OUTx x = 5 to 0 ADDR DATA LHI
x
rw
5:4 3:0 6
rw rw r
ERRx x = 5 to 0
x
r
Data Sheet
40
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Serial Peripheral Interface (SPI)
9.6
Name OUT Name PCR HWCR DCR
Register Overview
W/R W/R W/R W/R R W R W RB 0 RB 1 1 1 1 1 0 1 1 1 1 5 OUT5 4 OUT4 3 OUT3 3 1 0 0 1 1 PWM 0 0 SBM 0 2 OUT2 2 X X 0 1 OUT1 1 X STB RST MUX MUX 0 OUT0 0 X CTL CTL default1) 00H default1) 00H 02H 07H -
ADDR
1) The default values are set after reset.
Data Sheet
41
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Application Description
10
Application Description
Vbat 5V
500
* 100nF
68nF
VDD
Limp_Home
VBB
VCC GPIO GPIO
8k 8k
IN0 IN1 IN2 IN3 IN4 IN5 OUT0 OUT1 OUT2 OUT3 OUT4 OUT5 GND VDD
3.9k
27 W 27 W 27 W 10 W 10 W 5W
C
e.g. XC2267
1k 3.3k 1nF
IS
AD
CS SCLK SO SI
SPI LHI
8k Limp_home
SPI
3.9k 3.9k 3.9k
VSS GND
10nF.. 100nF * For filtering and protection purposes
Circuit_6.emf
Figure 23
Application Circuit Example
Data Sheet
42
Rev. 1.0, 2008-01-22
SPOC - BTS5662E
Package Outlines SPOC - BTS5662E
11
Package Outlines SPOC - BTS5662E
2.55 MAX.
0.35 x 45 7.6 -0.2 1)
0.23 +0.09
0 ... 0.1 2.45 -0.2
0.65 0.33 0.08 2) C 0.17
M
0.7 0.2 0.1 A-B C D 36x Bottom View
19 36
10.3 0.3
D
A
36 19
Ey
Exposed Diepad
1 18 18
B 12.8 -0.2 1) Index Marking (spherical shape)
Ex
1
Index Marking (spherical shape)
Ejector Mark (flat shape)
Exposed Diepad Dimensions Package Leadframe Ex Ey PG-DSO-36-36 C66065-A6940-C016 6.8 4.2 1) Does not include plastic or metal protrusion of 0.15 max. per side 2) Does not include dambar protrusion of 0.05 max. per side
PG-DSO-36-36-PO V01
Figure 24
PG-DSO-36-36 (Plastic Dual Small Outline Package)
Green Product (RoHS compliant) To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).
For further information on alternative packages, please visit our website: http://www.infineon.com/packages. Data Sheet 43 Rev. 1.0, 2008-01-22
8 MAX.
SPOC - BTS5662E
Revision History
12
Revision 1.0
Revision History
Date 08-01-22 Changes Initial revision
Data Sheet
44
Rev. 1.0, 2008-01-22
Edition 2008-01-22 Published by Infineon Technologies AG 81726 Munich, Germany (c) 2008 Infineon Technologies AG All Rights Reserved. Legal Disclaimer The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.


▲Up To Search▲   

 
Price & Availability of BTS5662E

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X